



# Wireless Components

ASK Single Conversion Receiver TDA 5200 Version 2.9

Specification January 2007

| <b>Revision Hist</b>                   | tory                            |                                                              |
|----------------------------------------|---------------------------------|--------------------------------------------------------------|
| Current Version: 2.9 as of 10.01.07    |                                 |                                                              |
| Previous Version: 2.8 as of 01.07.2004 |                                 |                                                              |
| Page<br>(in previous<br>Version)       | Page<br>(in current<br>Version) | Subjects (major changes since last revision)                 |
| 3-10, 4-6                              | 3-10, 4-6                       | Additional info: LO injection mode depending on the RF-range |
|                                        |                                 |                                                              |

ABM®, AOP®, ARCOFI®, ARCOFI®-BA, ARCOFI®-SP, DigiTape®, EPIC®-1, EPIC®-S, ELIC®, FALC®54, FALC®56, FALC®-E1, FALC®-LH, IDEC®, IOM®, IOM®-1, IOM®-2, IPAT®-2, ISAC®-P, ISAC®-S, ISAC®-S TE, ISAC®-P TE, ITAC®, IWE®, MUSAC®-A, OCTAT®-P, QUAT®-S, SICAT®, SICOFI®-2, SICOFI®-4, SICOFI®-4, SICOFI®-4, SICOFI®-4, SICOFI® are registered trademarks of Infineon Technologies AG.

ACE<sup>™</sup>, ASM<sup>™</sup>, ASP<sup>™</sup>, POTSWIRE<sup>™</sup>, QuadFALC<sup>™</sup>, SCOUT<sup>™</sup> are trademarks of Infineon Technologies AG.

Edition 01.07 Published by Infineon Technologies AG, Am-Campeon 1-12, 85579 Neubiberg

© Infineon Technologies AG January 2007.

All Rights Reserved.

#### Attention please!

As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies.

The information describes the type of component and shall not be considered as assured characteristics.

Terms of delivery and rights to change design reserved.

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies AG is an approved CECC manufacturer.

#### Packing

Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport.

For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred.

Components used in life-support devices or systems must be expressly authorized for such purpose!

Critical components<sup>1</sup> of the Infineon Technologies AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Infineon Technologies AG.

1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that lifesupport device or system, or to affect its safety or effectiveness of that device or system.

2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered.





**Product Info** 

# **Product Info**

#### General Description

The IC is a very low power consumption single chip ASK Single Conversion Receiver for the frequency bands 868-870 MHz and 433-435 MHz. The IC offers a high level of integration and needs only a few external components. The device contains a low noise amplifier (LNA), a double balanced mixer, a fully integrated VCO, a PLL synthesiser, a crystal oscillator, a limiter with RSSI generator, a data filter, a data comparator (slicer) and a peak detector. Additionally there is a power down feature to save battery life.

#### Package



#### Features

- Low supply current (I<sub>s</sub> = 4.8mA typ. at 868MHz, I<sub>s</sub> = 4.6mA typ. at 434MHz)
- Supply voltage range 5V ±10%
- Power down mode with very low supply current (50nA typ)
- Fully integrated VCO and PLL Synthesiser
- RF input sensitivity < -107dBm</p>

#### Application Keyless Entry Systems

Remote Control Systems

- Selectable frequency ranges 868-870 MHz and 433-435 MHz
- Limiter with RSSI generation, operating at 10.7MHz
- Selectable reference frequency
- 2nd order low pass data filter with external capacitors
- Data slicer with self-adjusting threshold

#### Alarm Systems

 Low Bitrate Communication Systems

### Ordering Information

| Туре                       | Ordering Code | Package     |
|----------------------------|---------------|-------------|
| TDA 5200                   | SP000016381   | PG-TSSOP-28 |
| available on tape and reel |               |             |

# Table of Contents

| 1                     | Table  | of Contents                                       | i  |
|-----------------------|--------|---------------------------------------------------|----|
| 2 Product Description |        |                                                   | 1  |
|                       | 2.1    | Overview                                          | 2  |
|                       | 2.2    | Application                                       | 2  |
|                       | 2.3    | Features                                          | 2  |
|                       | 2.4    | Package Outlines                                  | 3  |
| 3                     | Funct  | ional Description                                 | 1  |
|                       | 3.1    | Pin Configuration                                 | 2  |
|                       | 3.2    | Pin Definition and Function                       | 3  |
|                       | 3.3    | Functional Block Diagram.                         | 9  |
|                       | 3.4    | Functional Blocks                                 | 10 |
|                       | 3.4.1  | Low Noise Amplifier (LNA)                         | 10 |
|                       | 3.4.2  | Mixer                                             | 10 |
|                       | 3.4.3  | PLL Synthesizer                                   | 10 |
|                       | 3.4.4  | Crystal Oscillator                                | 11 |
|                       | 3.4.5  | Limiter                                           | 11 |
|                       | 3.4.6  | Data Filter                                       | 12 |
|                       | 3.4.7  | Data Slicer                                       | 12 |
|                       | 3.4.8  | Peak Detector                                     | 12 |
|                       | 3.4.9  | Bandgap Reference Circuitry                       | 12 |
| 4                     | Applie | cations                                           | 1  |
|                       | 4.1    | Choice of LNA Threshold Voltage and Time Constant | 2  |

|   | 4.2   | Data Filter Design                  | 4  |
|---|-------|-------------------------------------|----|
|   | 4.3   | Quartz Load Capacitance Calculation | 5  |
|   | 4.4   | Quartz Frequency Calculation        | 6  |
|   | 4.5   | Data Slicer Threshold Generation    | 8  |
|   |       |                                     |    |
| 5 | Refer | ence                                | 1  |
|   | 5.1   | Electrical Data                     | 2  |
|   | 5.1.1 | Absolute Maximum Ratings            | 2  |
|   | 5.1.2 | Operating Range                     | 3  |
|   | 5.1.3 | AC/DC Characteristics               | 4  |
|   | 5.2   | Test Circuit                        | 9  |
|   | 5.3   | Test Board Layouts                  | 10 |
|   | 5.4   | Bill of Materials                   | 12 |



#### **Contents of this Chapter**

| Overview         |
|------------------|
| Application      |
| Features         |
| Package Outlines |
| F                |

#### **Product Description**



## 2.1 Overview

The IC is a very low power consumption single chip ASK Single Conversion Receiver for the frequency bands 868-870 MHz and 433-435 MHz. The IC offers a high level of integration and needs only a few external components. The device contains a low noise amplifier (LNA), a double balanced mixer, a fully integrated VCO, a PLL synthesiser, a crystal oscillator, a limiter with RSSI generator, a data filter, a data comparator (slicer) and a peak detector. Additionally there is a power down feature to save battery life.

# 2.2 Application

- Keyless Entry Systems
- Remote Control Systems
- Alarm Systems
- Low Bitrate Communication Systems

## 2.3 Features

- Low supply current (I<sub>s</sub> = 4.8 mA typ. at 868MHz, 4.6mA typ. at 434MHz)
- Supply voltage range 5V ±10%
- Power down mode with very low supply current (100nA max.)
- Fully integrated VCO and PLL Synthesiser
- RF input sensitivity < -107dBm</p>
- Selectable frequency ranges 868-870 MHz and 433-435 MHz
- Selectable reference frequency
- Limiter with RSSI generation, operating at 10.7MHz
- 2nd order low pass data filter with external capacitors
- Data slicer with self-adjusting threshold

PG\_TSSOP\_28.EPS



# 2.4 Package Outlines



Figure 2-1 PG-TSSOP-28 package outlines



#### Contents of this Chapter

| 3-2  |
|------|
| 3-3  |
| 3-9  |
| 3-10 |
|      |



# 3.1 Pin Configuration

Pin\_Configuration.wmf





# 3.2 Pin Definition and Function

| Table 3- | 1 Pin Definition | and Function                |                              |
|----------|------------------|-----------------------------|------------------------------|
| Pin No.  | Symbol           | Equivalent I/O-Schematic    | Function                     |
| 1        | CRST1            | 1<br>50uA                   | External Crystal Connector 1 |
| 2        | VCC              |                             | 5V Supply                    |
| 3        | LNI              | 57uA 3<br>4k<br>1k<br>500uA | LNA Input                    |





# Infineon technologies



















# 3.3 Functional Block Diagram



Figure 3-2 Main Block Diagram



# **3.4 Functional Blocks**

## 3.4.1 Low Noise Amplifier (LNA)

The LNA is an on-chip cascode amplifier with a voltage gain of 15 to 20dB. The gain figure is determined by the external matching networks situated ahead of LNA and between the LNA output LNO (Pin 6) and the Mixer Inputs MI and MIX (Pins 8 and 9). The noise figure of the LNA is approximately 3.2dB, the current consumption is 500µA. The gain can be reduced by approximately 18dB. The switching point of this AGC action can be determined externally by applying a threshold voltage at the THRES pin (Pin 23). This voltage is compared internally with the received signal (RSSI) level generated by the limiter circuitry. In case that the RSSI level is higher than the threshold voltage the LNA gain is reduced and vice versa. The threshold voltage can be generated by attaching a voltage divider between the **3VOUT** pin (Pin 24) which provides a temperature stable 3V output generated from the internal bandgap voltage and the THRES pin as described in Section 4.1. The time constant of the AGC action can be determined by connecting a capacitor to the TAGC pin (Pin 4) and should be chosen along with the appropriate threshold voltage according to the intended operating case and interference scenario to be expected during operation. The optimum choice of AGC time constant and the threshold voltage is described in Section 4.1.

#### 3.4.2 Mixer

The Double Balanced Mixer downconverts the input frequency (RF) in the range of 433-435MHz/868-870MHz to the intermediate frequency (IF) at 10.7MHz with a voltage gain of approximately 21dB. A low pass filter with a corner frequency of 20MHz is built on chip in order to suppress RF signals to appear at the IF output (**IFO** pin). The IF output is internally consisting of an emitter follower that has a source impedance of approximately 330  $\Omega$  to facilitate interfacing the pin directly to a standard 10.7MHz ceramic filter without additional matching circuitry.

## 3.4.3 PLL Synthesizer

The Phase Locked Loop synthesiser consists of a VCO, an asynchronous divider chain, a phase detector with charge pump and a loop filter and is fully implemented on-chip. The VCO is including spiral inductors and varactor diodes. It's nominal centre frequency is 840MHz. No additional components are necessary.

Local oscillator high side injection has to be used for receive frequencies below approximately 420MHz or 840MHz, low side injection for receive frequencies above approximately 420MHz or 840MHz - see also Section 4.4. Therefore low-side injection of the local oscillator has to be used for operation both in the 868MHz and the 434MHz ISM bands.



The oscillator signal is fed both to the synthesiser divider chain and to the downconverting mixer. In case of operation in the 433 - 435 MHz range, the signal is divided by two before it is fed to the mixer. This is controlled by the selection pin **FSEL** (Pin 11) as described in the following table. The overall division ratio of the divider chain can be selected to be either 128 or 64, depending on the frequency of the reference oscillator quartz (see below). The loop filter is also realised fully on-chip.

| Table 3-2 FSEL pin operating states |               |
|-------------------------------------|---------------|
| FSEL                                | RF Frequency  |
| Open                                | 433 - 435 MHz |
| Shorted to ground                   | 868 - 870 MHz |

## 3.4.4 Crystal Oscillator

The on-chip crystal oscillator circuitry allows for utilisation of quartzes both in the 6 and 13MHz range as the overall division ratio of the PLL can be switched between 64 and 128 via the **CSEL** (Pin 16) pin according to the following table.

| Table 3-3 CSEL pin operating states |                   |
|-------------------------------------|-------------------|
| CSEL                                | Crystal Frequency |
| Open                                | 6.xx MHz          |
| Shorted to ground                   | 13.xx MHz         |

The calculation of the value of the necessary quartz load capacitance is shown in Section 4.3, the quartz frequency calculation is expained in Section 4.4.

## 3.4.5 Limiter

The Limiter is an AC coupled multistage amplifier with a cumulative gain of approximately 80dB that has a bandpass-characteristic centred around 10.7MHz. It has an input impedance of 330  $\Omega$  to allow for easy interfacing to a 10.7MHz ceramic IF filter. The limiter circuit acts as a Receive Signal Strength Indicator (RSSI) generator which produces a DC voltage that is directly proportional to the input signal level as can be seen in Figure 4-2. This signal is used to demodulate the ASK receive signal in the subsequent baseband circuitry and to turn down the LNA gain by approximately 17dB in case the input signal strength is too strong as described in Section 3.4.1 and Section 4.1.



## 3.4.6 Data Filter

The data filter comprises an OP-Amp with a bandwidth of 100kHz used as a voltage follower and two  $100k\Omega$  on-chip resistors. Along with two external capacitors a 2nd order Sallen-Key low pass filter is formed. The selection of the capacitor values is described in Section 4.2.

## 3.4.7 Data Slicer

The data slicer is a fast comparator with a bandwidth of 100 kHz. This allows for a maximum receive data rate of approximately 120kBaud. The maximum achievable data rate also depends on the IF Filter bandwidth and the local oscillator tolerance values. Both inputs are accessible. The output delivers a digital data signal (CMOS-like levels) for the detector. The self-adjusting threshold on pin 20 its generated by RC-term or peak detector depending on the baseband coding scheme. The data slicer threshold generation alternatives are described in more detail in Section 4.5.

## 3.4.8 Peak Detector

The peak detector generates a DC voltage which is proportional to the peak value of the receive data signal. An external RC network is necessary. The output can be used as an indicator for the signal strength and also as a reference for the data slicer. The maximum output current is  $500\mu$ A.

## 3.4.9 Bandgap Reference Circuitry

A Bandgap Reference Circuit provides a temperature stable reference voltage for the device. A power down mode is available to switch off all subcircuits which is controlled by the PWDN pin (Pin 27) as shown in the following table. The supply current drawn in this case is typically 50nA.

| Table 3-4 PDWN pin operating states |                 |
|-------------------------------------|-----------------|
| PDWN                                | Operating State |
| Open or tied to ground              | Powerdown Mode  |
| Tied to Vs                          | Receiver On     |



#### **Contents of this Chapter**

| Choice of LNA Threshold Voltage and Time Constant | . 4-2                                                                                       |
|---------------------------------------------------|---------------------------------------------------------------------------------------------|
| Data Filter Design                                | . 4-4                                                                                       |
| Quartz Load Capacitance Calculation               | . 4-5                                                                                       |
| Quartz Frequency Calculation                      | . 4-6                                                                                       |
| Data Slicer Threshold Generation                  | . 4-8                                                                                       |
|                                                   | Data Filter Design     Quartz Load Capacitance Calculation     Quartz Frequency Calculation |



Applications

# 4.1 Choice of LNA Threshold Voltage and Time Constant

In the following figure the internal circuitry of the LNA automatic gain control is shown.



LNA\_autom.wmf

Figure 4-1 LNA Automatic Gain Control Circuitry

The LNA automatic gain control circuitry consists of an operational transimpedance amplifier that is used to compare the received signal strength signal (RSSI) generated by the Limiter with an externally provided threshold voltage  $U_{thres}$ . As shown in the following figure the threshold voltage can have any value between approximately 0.8 and 2.8V to provide a switching point within the receive signal dynamic range.

This voltage  $U_{thres}$  is applied to the **THRES** pin (Pin 23) The threshold voltage can be generated by attaching a voltage divider between the **3VOUT** pin (Pin 24) which provides a temperature stable 3V output generated from the internal bandgap voltage and the **THRES** pin. If the RSSI level generated by the Limiter is higher than  $U_{thres}$ , the OTA generates a positive current  $I_{load}$ . This yields a voltage rise on the **TAGC** pin (Pin 4). Otherwise, the OTA generates a negative current. These currents do not have the same values in order to achieve a fast-attack and slow-release action of the AGC and are used to charge an external capacitor which finally generates the LNA gain control voltage.



#### Applications



Figure 4-2 RSSI Level and Permissive AGC Threshold Levels

The switching point should be chosen according to the intended operating scenario. The determination of the optimum point is described in the accompanying Application Note, a threshold voltage level of 1.8V is apparently a viable choice. It should be noted that the output of the 3VOUT pin is capable of driving up to 50µA, but that the THRES pin input current is only in the region of 40nA. As the current drawn out of the 3VOUT pin is directly related to the receiver power consumption, the power divider resistors should have high impedance values. R4 can be chosen as  $120k\Omega$ , R5 as  $180k\Omega$  to yield an overall 3VOUT output current of  $10\mu$ A.

**Note:** If the LNA gain shall be kept in either high or low gain mode this has to be accomplished by tying the **THRES** pin to a fixed voltage. In order to achieve high gain mode operation, a voltage higher than 2.8V shall be applied to the **THRES** pin, such as a short to the **3VOLT** pin. In order to achieve low gain mode operation a voltage lower than 0.7V shall be applied to the **THRES**, such as a short to ground.

As stated above the capacitor connected to the **TAGC** pin is generating the gain control voltage of the LNA due to the charging and discharging currents of the OTA and thus is also responsible for the AGC time constant. As the charging and discharging currents are not equal two different time constants will result. The time constant corresponding to the charging process of the capacitor shall be chosen according to the data rate. According to measurements performed at Infineon the capacitor value should be greater than 47nF.



# 4.2 Data Filter Design

Utilising the on-board voltage follower and the two  $100k\Omega$  on-chip resistors a 2nd order Sallen-Key low pass data filter can be constructed by adding 2 external capacitors between pins 19 (SLP) and 22 (FFB) and to pin 21 (OPP) as depicted in the following figure and described in the following formulas<sup>1</sup>.



Filter\_Design.wmf



$$C1 = \frac{2Q\sqrt{b}}{R2\Pi f_{3dB}}$$

$$C2 = \frac{\sqrt{b}}{4QR\Pi f_{3dR}}$$

with

$$Q = \frac{\sqrt{b}}{a}$$

the quality factor of the poles where

| in case of a Bessel filter | a = 1.3617, b = 0.618 |
|----------------------------|-----------------------|
| and thus                   | Q = 0.577             |
|                            |                       |

and in case of a Butterworth filter a = 1.141, b = 1and thus Q = 0.71

Example: Butterworth filter with  $f_{3dB}$  = 5kHz and R = 100k $\Omega$ : C<sub>1</sub> = 450pF, C<sub>2</sub> = 225pF

1. taken from Tietze/Schenk: Halbleiterschaltungstechnik, Springer Berlin, 1999



# 4.3 Quartz Load Capacitance Calculation

The value of the capacitor necessary to achieve that the quartz oscillator is operating at the intended frequency is determined by the reactive part of the negative resistance of the oscillator circuit as shown in Section 5.1.3 and by the quartz specifications given by the quartz manufacturer.



Figure 4-4 Determination of Series Capacitance Value for the Quartz Oscillator

Crystal specified with load capacitance

$$C_S = \frac{1}{\frac{1}{C_L} + 2\pi f X_L}$$

with C<sub>L</sub> the load capacitance (refer to the quartz crystal specification).

Examples:

| 6.7 MHz:    | C <sub>L</sub> = 12 pF | X <sub>L</sub> =750 Ω  | C <sub>S</sub> = 8.7 pF |
|-------------|------------------------|------------------------|-------------------------|
| 13.401 MHz: | C <sub>L</sub> = 12 pF | X <sub>L</sub> =1250 Ω | C <sub>S</sub> = 5.3 pF |

These values may be obtained in high accuracy by putting two capacitors in series to the quartz, such as 20pF and 15pF in the 6.7MHz case and 15pF and 8.2pF in the 13.401MHz case.

But please note that the calculated value of  $\mathrm{C}_{\mathrm{S}}$  includes the parasitic capacitors also.



## 4.4 Quartz Frequency Calculation

As described in Section 3.4.3 the operating range of the on-chip VCO is 820 to 860 MHz with a nominal center frequency of approximately 840 MHz. This signal is divided by 2 before applied to the mixer in case of operation at 434 MHz. This local oscillator signal can be used to downconvert the RF signals both with high- or lowside injection at the mixer. The resulting receive frequency ranges then extend between 810 and 870 MHz or between 400 and 440 MHz. Low-side injection of the local oscillator has to be used for receive frequencies between 840 and 870 MHz as well as high-side injection for receive frequencies below 840 MHz. Corresponding to that in the 400 MHz region low-side injection is applicable for receive frequencies above 420 MHz, high-side injection below this frequency. Therefore for operation both in the 868 and the 434 MHz ISM bands low-side injection of the local oscillator has to be used. Then the local oscillator frequency is calculated by subtracting the IF frequency (10.7 MHz) from the RF frequency (434 or 868 MHz). The overall division ratios in the PLL are 64 or 128 in case of operation at 868 MHz or 32 and 64 in case of operation at 434 MHz, depending on the crystal frequency used as shown below.

The quartz frequency is calculated by using the following formula:

$$f_{QU} = \frac{f_{RF} \pm 10.7}{r}$$

| with | $f_{\sf RF}$ | <br>receive frequency                                      |
|------|--------------|------------------------------------------------------------|
|      | $f_{\sf LO}$ | <br>local oscillator (PLL) frequency ( $f_{RF} \pm 10.7$ ) |
|      | fqu          | <br>quartz oscillator frequency                            |
|      | r            | <br>ratio of local oscillator (PLL) frequency and quartz   |
|      |              | frequency as shown in the subsequent table.                |

| Table 4-1 PLL Division Ratio Dependence on States of FSEL and CSEL |      |                                               |  |  |  |  |  |  |  |
|--------------------------------------------------------------------|------|-----------------------------------------------|--|--|--|--|--|--|--|
| FSEL                                                               | CSEL | Ratio r = (f <sub>LO</sub> /f <sub>QU</sub> ) |  |  |  |  |  |  |  |
| open                                                               | open | 64                                            |  |  |  |  |  |  |  |
| open                                                               | GND  | 32                                            |  |  |  |  |  |  |  |
| GND                                                                | open | 128                                           |  |  |  |  |  |  |  |
| GND                                                                | GND  | 64                                            |  |  |  |  |  |  |  |

Subtraction of 10.7 occurs in case the receive frequency is higher than the intended local oscillator frequency, addition in case the receive frequency lies below the local oscillator frequency.

Examples:

٧



Applications

$$f_{\rm QU} = (868.4MHz - 10.7MHz)/64 = 13.40156MHz$$
  
$$f_{\rm QU} = (868.4MHz - 10.7MHz)/128 = 6.7008MHz$$
  
$$f_{\rm QU} = (434.2MHz - 10.7MHz)/32 = 13.23437MHz$$

# 4.5 Data Slicer Threshold Generation

The threshold of the data slicer can be generated in two ways, depending on the signal coding scheme used. In case of a signal coding scheme without DC content such as Manchester coding the threshold can be generated using an external R-C integrator as shown in Figure 4-5. The time constant  $T_A$  of the R-C integrator has to be significantly larger than the longest period of no signal change  $T_L$  within the data sequence. In order to keep distortion low, the minimum value for R is  $20k\Omega$ .



Data\_slice1.wmf

Figure 4-5 Data Slicer Threshold Generation with External R-C Integrator

Another possibility for threshold generation is to use the peak detector in connection with two resistors and one capacitor as shown in the following figure. The component values are depending on the coding scheme and the protocol used.



Data\_slice2.wmf

Figure 4-6 Data Slicer Threshold Generation Utilising the Peak Detector



#### Contents of this Chapter

| 5.1 | Electrical Data    | . 5-2 |
|-----|--------------------|-------|
| 5.2 | Test Circuit       | . 5-9 |
| 5.3 | Test Board Layouts | 5-10  |
| 5.4 | Bill of Materials  | 5-12  |



# 5.1 Electrical Data

## 5.1.1 Absolute Maximum Ratings



#### WARNING

The maximum ratings may not be exceeded under any circumstances, not even momentarily and individually, as permanent damage to the IC will result.

| Tabl | Table 5-1 Absolute Maximum Ratings, Ambient temperature T <sub>AMB</sub> =-40°C + 85°C |                   |              |      |      |                                                             |  |  |  |  |  |  |
|------|----------------------------------------------------------------------------------------|-------------------|--------------|------|------|-------------------------------------------------------------|--|--|--|--|--|--|
| #    | Parameter                                                                              | Symbol            | Limit Values |      | Unit | Remarks                                                     |  |  |  |  |  |  |
|      |                                                                                        |                   | min          | max  |      |                                                             |  |  |  |  |  |  |
| 1    | Supply Voltage                                                                         | Vs                | -0.3         | 5.5  | V    |                                                             |  |  |  |  |  |  |
| 2    | Junction Temperature                                                                   | Тj                | -40          | +150 | °C   |                                                             |  |  |  |  |  |  |
| 3    | Storage Temperature                                                                    | Τ <sub>s</sub>    | -40          | +125 | °C   |                                                             |  |  |  |  |  |  |
| 4    | Thermal Resistance                                                                     | R <sub>thJA</sub> |              | 114  | K/W  |                                                             |  |  |  |  |  |  |
| 5    | ESD integrity, all pins                                                                | V <sub>ESD</sub>  | -1           | +1   | κV   | HBM<br>according to<br>MIL STD<br>883D,<br>method<br>3015.7 |  |  |  |  |  |  |



## 5.1.2 Operating Range

Within the operating range the IC operates as explained in the circuit description. The AC/DC characteristic limits are not guaranteed.

Supply voltage: VCC = 4.5V .. 5.5V

| Та | ble 5-2 Operating Range, A                   | mbient temp          | erature T   | <sub>AMB</sub> = -40° | °C + 8 | 5°C                                                                                                                       |   |      |
|----|----------------------------------------------|----------------------|-------------|-----------------------|--------|---------------------------------------------------------------------------------------------------------------------------|---|------|
| #  | Parameter                                    | Symbol               | Limit       | /alues                | Unit   | Test Conditions/                                                                                                          | L | ltem |
|    |                                              |                      | min         | max                   |        | Notes                                                                                                                     |   |      |
| 1  | Supply Current                               | I <sub>S 868</sub>   |             | 5.6<br>5.4            | mA     | $f_{RF} = 868MHz$                                                                                                         |   |      |
|    |                                              | I <sub>S 434</sub>   |             | 5.4                   | mA     | f <sub>RF</sub> = 434MHz                                                                                                  |   |      |
| 2  | Receiver Input Level                         | RF <sub>in</sub>     | -107        | -13                   | dBm    | @ source impedance 50Ω,<br>BER 2E-3, average power<br>level, Manchester encoded<br>datarate 4kBit, 280kHz IF<br>Bandwidth | - |      |
| 3  | LNI Input Frequency                          | f <sub>RF</sub>      | 433/<br>868 | 435/<br>870           | MHz    |                                                                                                                           |   |      |
| 4  | MI/X Input Frequency                         | f <sub>MI</sub>      | 433/<br>868 | 435/<br>870           | MHz    |                                                                                                                           |   |      |
| 5  | 3dB IF Frequency Range                       | f <sub>IF -3dB</sub> | 5           | 23                    | MHz    |                                                                                                                           |   |      |
| 6  | Powerdown Mode On                            | PWDN <sub>ON</sub>   | 0           | 0.8                   | V      |                                                                                                                           |   |      |
| 7  | Powerdown Mode Off                           | PWDN <sub>OFF</sub>  | 2           | V <sub>S</sub>        | V      |                                                                                                                           |   |      |
| 8  | Gain Control Voltage,<br>LNA high gain state | V <sub>THRES</sub>   | 2.8         | V <sub>S</sub>        | V      |                                                                                                                           |   |      |
| 9  | Gain Control Voltage,<br>LNA low gain state  | V <sub>THRES</sub>   | 0           | 0.7V                  | V      |                                                                                                                           |   |      |

Not part of the production test - either verified by design or measured in an Infineon Evalboard as described in Section 5.2.

## 5.1.3 AC/DC Characteristics

AC/DC characteristics involve the spread of values guaranteed within the specified voltage and ambient temperature range. Typical characteristics are the median of the production. The device performance parameters marked with are not part of production test, but verified by design or measured in an Infineon evaluation board as desdribed in Section 5.2..

| Та  | ble 5-3 AC/DC Characteris                                               | tics with T <sub>A</sub> | 25 °C, V <sub>\</sub> | / <sub>CC</sub> = 4.5 . | 5.5 V |      |                                                                 |   |      |  |  |
|-----|-------------------------------------------------------------------------|--------------------------|-----------------------|-------------------------|-------|------|-----------------------------------------------------------------|---|------|--|--|
| #   | Parameter                                                               | Symbol                   | l                     | ₋imit Valu              | es    | Unit | Test Conditions/                                                | L | ltem |  |  |
|     |                                                                         |                          | min                   | typ                     | max   |      | Notes                                                           |   |      |  |  |
| Su  | Supply                                                                  |                          |                       |                         |       |      |                                                                 |   |      |  |  |
| Su  | Supply Current                                                          |                          |                       |                         |       |      |                                                                 |   |      |  |  |
| 1   | Supply current, standby mode                                            | I <sub>S PDWN</sub>      |                       | 50                      | 70    | nA   | Pin 27 (PDWN)<br>open or tied to 0 V                            |   |      |  |  |
| 2   | Supply current, device operating at 868MHz                              | I <sub>S 868</sub>       |                       | 4.8                     | 5.2   | mA   | Pin 11 (FSEL) tied to GND                                       |   |      |  |  |
| 3   | Supply current, device operating at 434 MHz                             | I <sub>S 434</sub>       |                       | 4.6                     | 5     | mA   | Pin 11 (FSEL) open                                              |   |      |  |  |
| LN  | A                                                                       |                          |                       |                         |       |      |                                                                 |   |      |  |  |
| Sig | gnal Input LNI (PIN 3),  V <sub>THF</sub>                               | <sub>RES</sub> > 2.8V, h | igh gain              | mode                    |       |      |                                                                 |   |      |  |  |
| 1   | Average Power Level<br>at BER = 2E-3<br>(Sensitivity)                   | RF <sub>in</sub>         |                       | -110                    |       | dBm  | Manchester<br>encoded datarate<br>4kBit, 280kHz IF<br>Bandwidth | • |      |  |  |
| 2   | Input impedance, f <sub>RF</sub> =434<br>MHz                            | S <sub>11 LNA</sub>      | 0.8                   | 373 / -34.7             | deg   |      |                                                                 | • |      |  |  |
| 3   | Input impedance, f <sub>RF</sub> =869<br>MHz                            | S <sub>11 LNA</sub>      | 0.7                   | 738 / -73.5             | deg   |      |                                                                 | • |      |  |  |
| 4   | Input level @ 1dB com-<br>pression                                      | P1dB <sub>LNA</sub>      |                       | -15                     |       | dBm  |                                                                 | • |      |  |  |
| 5   | Input 3 <sup>rd</sup> order intercept<br>point f <sub>RF</sub> =434 MHz | IIP3 <sub>LNA</sub>      |                       | -10                     |       | dBm  | matched input                                                   | • |      |  |  |
| 6   | Input 3 <sup>rd</sup> order intercept<br>point f <sub>RF</sub> =869 MHz | IIP3 <sub>LNA</sub>      |                       | -14                     |       | dBm  | matched input                                                   | • |      |  |  |
| 7   | LO signal feedthrough at antenna port                                   | LO <sub>LNI</sub>        |                       |                         | -73   | dBm  |                                                                 | • |      |  |  |
| Sig | gnal Output LNO (PIN 6), V <sub>T</sub>                                 | HRES > 2.8V              | , high ga             | in mode                 |       |      |                                                                 |   |      |  |  |
| 1   | Gain f <sub>RF</sub> =434 MHz                                           | S <sub>21 LNA</sub>      | 1.5                   | 509 / 138.2             | 2 deg |      |                                                                 |   |      |  |  |
| 2   | Gain f <sub>RF</sub> =869 MHz                                           | S <sub>21 LNA</sub>      | 1.4                   | 19 / 101.7              | ' deg |      |                                                                 |   |      |  |  |
| -   |                                                                         |                          |                       |                         |       |      |                                                                 |   |      |  |  |

Output impedance,

f<sub>RF</sub>=434 MHz

3

0.886 / -12.9 deg

S<sub>22 LNA</sub>



| Ta  | Table 5-3 AC/DC Characteristics with T <sub>A</sub> 25 °C, V <sub>VCC</sub> = 4.5 5.5 V (continued) |                              |          |             |                    |      |                  |   |      |  |  |
|-----|-----------------------------------------------------------------------------------------------------|------------------------------|----------|-------------|--------------------|------|------------------|---|------|--|--|
|     | Parameter                                                                                           | Symbol                       | l        | ₋imit Valu  | es                 | Unit | Test Conditions/ | L | ltem |  |  |
|     |                                                                                                     |                              | min      | typ         | max                |      | Notes            |   |      |  |  |
| 4   | Output impedance,<br>f <sub>RF</sub> =869 MHz                                                       | S <sub>22 LNA</sub>          | 0.8      | 366 / -24.2 | deg                |      |                  | • |      |  |  |
| 5   | Voltage Gain Antenna to<br>Mixer-Out f <sub>RF</sub> =434 MHz                                       | G <sub>AntMixer</sub><br>Out |          | 42          |                    | dB   |                  |   |      |  |  |
| 6   | Voltage Gain Antenna to<br>Mixer-Out f <sub>RF</sub> =869 MHz                                       | G <sub>AntMixer</sub><br>Out |          | 40          |                    | dB   |                  |   |      |  |  |
| Sig | gnal Input LNI, V <sub>THRES</sub> = GN                                                             | ND, low gain                 | mode     |             |                    |      |                  |   |      |  |  |
| 1   | Input impedance, f <sub>RF</sub> =434<br>MHz                                                        | S <sub>11 LNA</sub>          | 0.8      | 373 / -34.7 | deg                |      |                  | • |      |  |  |
| 2   | Input impedance, f <sub>RF</sub> =869<br>MHz                                                        | S <sub>11 LNA</sub>          | 0.7      | 738 / -73.5 | deg                |      |                  | • |      |  |  |
| 3   | Input level @ 1dB C. P<br>f <sub>RF</sub> = 434 MHz                                                 | P1dB <sub>LNA</sub>          |          | -18         |                    | dBm  | matched input    | • |      |  |  |
| 4   | Input level @ 1dB C. P<br>f <sub>RF</sub> = 869 MHz                                                 | P1dB <sub>LNA</sub>          |          | -6          |                    | dBm  | matched input    | • |      |  |  |
| 5   | Input 3 <sup>rd</sup> order intercept<br>point f <sub>RF</sub> =434 MHz                             | IIP3 <sub>LNA</sub>          |          | -10         |                    | dBm  | matched input    | • |      |  |  |
| 6   | Input 3 <sup>rd</sup> order intercept<br>point f <sub>RF</sub> =869 MHz                             | IIP3 <sub>LNA</sub>          |          | -5          |                    | dBm  | matched input    | • |      |  |  |
| Sig | nal Output LNO, V <sub>THRES</sub> =                                                                | GND, low ga                  | ain mode | )           |                    |      |                  |   |      |  |  |
| 1   | Gain f <sub>RF</sub> =434 MHz                                                                       | S <sub>21 LNA</sub>          | 0.1      | 83 / 140.6  | i deg              |      |                  |   |      |  |  |
| 2   | Gain f <sub>RF</sub> =869 MHz                                                                       | S <sub>21 LNA</sub>          | 0.1      | 179 / 109.4 | ldeg               |      |                  | • |      |  |  |
| 3   | Output impedance,<br>f <sub>RF</sub> =434 MHz                                                       | S <sub>22 LNA</sub>          | 0.8      | 397 / -13.6 | deg                |      |                  | • |      |  |  |
| 4   | Output impedance,<br>f <sub>RF</sub> =869 MHz                                                       | S <sub>22 LNA</sub>          | 0.8      | 368 / -26.3 | deg                |      |                  | • |      |  |  |
| 5   | Voltage Gain Antenna to<br>Mixer-Out f <sub>RF</sub> =434 MHz                                       | G <sub>AntMixer</sub><br>Out |          | 22          |                    | dB   |                  |   |      |  |  |
| 6   | Voltage Gain Antenna to<br>Mixer-Out f <sub>RF</sub> =869 MHz                                       | G <sub>AntMixer</sub><br>Out |          | 19          |                    | dB   |                  |   |      |  |  |
| Sig | nal 3VOUT (PIN 24)                                                                                  |                              |          |             |                    |      |                  |   |      |  |  |
| 1   | Output voltage                                                                                      | V <sub>3VOUT</sub>           |          | 3           |                    | V    | at 5µA           |   |      |  |  |
| 2   | Current out                                                                                         | I <sub>3VOUT</sub>           |          |             | 50                 | μA   |                  |   |      |  |  |
| Sig | nal THRES (PIN 23)                                                                                  |                              |          |             |                    |      |                  |   |      |  |  |
| 1   | Input Voltage range                                                                                 | V <sub>THRES</sub>           | 0        |             | V <sub>S</sub> -1V | V    | see Section 4.1  |   |      |  |  |



| Та  | ble 5-3 AC/DC Characterist                                              | tics with T <sub>A</sub> | 25 °C, V <sub>V</sub> | <sub>CC</sub> = 4.5 . | 5.5 V (co         | ontinue | d)                        |   |      |  |
|-----|-------------------------------------------------------------------------|--------------------------|-----------------------|-----------------------|-------------------|---------|---------------------------|---|------|--|
|     | Parameter                                                               | Symbol                   |                       | .imit Valu            |                   | Unit    | Test Conditions/          | L | ltem |  |
|     |                                                                         |                          | min                   | typ                   | max               |         | Notes                     |   |      |  |
| 2   | LNA low gain mode                                                       | V <sub>THRES</sub>       | 0                     |                       |                   | V       |                           |   |      |  |
| 3   | LNA high gain mode                                                      | V <sub>THRES</sub>       | 2.8                   | 3                     | V <sub>S</sub> -1 | V       | or shorted to Pin 24      |   |      |  |
| 4   | Current in                                                              | $I_{THRES_{in}}$         |                       | 5                     |                   | nA      |                           |   |      |  |
| Sig | Signal TAGC (PIN 4)                                                     |                          |                       |                       |                   |         |                           |   |      |  |
| 1   | Current out,<br>LNA low gain state                                      | I <sub>TAGC_out</sub>    |                       | 4.2                   |                   | μA      | RSSI > V <sub>THRES</sub> |   |      |  |
| 2   | Current in,<br>LNA high gain state                                      | I <sub>TAGC_in</sub>     |                       | 1.5                   |                   | μA      | RSSI < V <sub>THRES</sub> |   |      |  |
| MI  | XER                                                                     |                          |                       |                       |                   |         |                           |   |      |  |
| Sig | gnal Input MI/MIX (PINS 8/9)                                            |                          |                       |                       |                   |         |                           |   |      |  |
| 1   | Input impedance, f <sub>RF</sub> =434<br>MHz                            | S <sub>11 MIX</sub>      | 0.9                   | )42 / -14.4           | deg               |         |                           | • |      |  |
| 2   | Input impedance, f <sub>RF</sub> =869<br>MHz                            | S <sub>11 MIX</sub>      | 0.918 / -28.1 deg     |                       |                   |         | •                         |   |      |  |
| 3   | Input 3 <sup>rd</sup> order intercept<br>point f <sub>RF</sub> =434 MHz | IIP3 <sub>MIX</sub>      |                       | -28                   |                   | dBm     |                           | • |      |  |

## Signal Output IFO (PIN 12)

Input 3<sup>rd</sup> order intercept point f<sub>RF</sub>=869 MHz

| 1 | Output impedance                                    | Z <sub>IFO</sub> | 330 | Ω  |  |  |
|---|-----------------------------------------------------|------------------|-----|----|--|--|
| 2 | Conversion Voltage Gain<br>f <sub>RF</sub> =434 MHz | G <sub>MIX</sub> | +19 | dB |  |  |
| 3 | Conversion Voltage Gain<br>f <sub>RF</sub> =869 MHz | G <sub>MIX</sub> | +18 | dB |  |  |

-26

dBm

IIP3<sub>MIX</sub>

#### LIMITER

4

| Sig | Signal Input LIM/X (PINS 17/18)  |                     |     |            |     |     |  |   |  |  |  |
|-----|----------------------------------|---------------------|-----|------------|-----|-----|--|---|--|--|--|
| 1   | Input Impedance                  | Z <sub>LIM</sub>    | 264 | 330        | 396 | Ω   |  | • |  |  |  |
| 2   | RSSI dynamic range               | DR <sub>RSSI</sub>  | 60  |            | 80  | dB  |  |   |  |  |  |
| 3   | RSSI linearity                   | LIN <sub>RSSI</sub> |     | <b>±</b> 1 |     | dB  |  | • |  |  |  |
| 4   | Operating frequency (3dB points) | f <sub>LIM</sub>    | 5   | 10.7       | 23  | MHz |  | • |  |  |  |



| Та | Table 5-3 AC/DC Characteristics with T <sub>A</sub> 25 °C, V <sub>VCC</sub> = 4.5 5.5 V (continued) |        |              |     |     |      |                  |   |      |  |
|----|-----------------------------------------------------------------------------------------------------|--------|--------------|-----|-----|------|------------------|---|------|--|
|    | Parameter                                                                                           | Symbol | Limit Values |     |     | Unit | Test Conditions/ | L | ltem |  |
|    |                                                                                                     |        | min          | typ | max |      | Notes            |   |      |  |

#### DATA FILTER

| 1 | Useable bandwidth                       | BW <sub>BB</sub><br>FILT |      | 100 | kHz |                                                         |  |
|---|-----------------------------------------|--------------------------|------|-----|-----|---------------------------------------------------------|--|
| 2 | RSSI Level at Data Filter<br>Output SLP | RSSI <sub>low</sub>      | 1.1  |     | V   | LNA in high gain<br>RF <sub>IN</sub> =-103dBm<br>868MHz |  |
| 3 | RSSI Level at Data Filter<br>Output SLP | RSSI <sub>high</sub>     | 2.65 |     | V   | LNA in high gain.<br>RF <sub>IN</sub> =-30dBm<br>868MHz |  |

#### SLICER

| Sig | Signal Output DATA (PIN 25)       |                          |                     |                   |                     |     |                          |  |  |
|-----|-----------------------------------|--------------------------|---------------------|-------------------|---------------------|-----|--------------------------|--|--|
| 1   | Useable bandwith                  | BW <sub>BB</sub><br>SLIC |                     |                   | 100                 | kHz |                          |  |  |
| 2   | Capacitive loading of out-<br>put | C <sub>max</sub><br>SLIC |                     |                   | 20                  | pF  |                          |  |  |
| 3   | LOW output voltage                | V <sub>SLIC_L</sub>      |                     | 0                 |                     | V   |                          |  |  |
| 4   | HIGH output voltage               | V <sub>SLIC_H</sub>      | V <sub>S</sub> -1.3 | V <sub>S</sub> -1 | V <sub>S</sub> -0.7 | V   | Output current<br>=200µA |  |  |
| 5   | Output current                    | I <sub>SLIC_out</sub>    |                     |                   | 200                 | μA  |                          |  |  |

#### PEAK DETECTOR

#### Signal Output PDO (PIN 26)

|   | J                   |                      |      |     |                   |    |                                                  |
|---|---------------------|----------------------|------|-----|-------------------|----|--------------------------------------------------|
| 1 | LOW output voltage  | V <sub>SLIC_L</sub>  |      | 0   |                   | V  |                                                  |
| 2 | HIGH output voltage | $V_{SLIC_H}$         |      |     | V <sub>S</sub> -1 | V  |                                                  |
| 3 | Load current        | I <sub>load</sub>    | -500 |     |                   | μA | Static load current<br>must not exceed<br>-500µA |
| 4 | Leakage current     | I <sub>leakage</sub> |      | 700 |                   | nA |                                                  |

#### **CRYSTAL OSCILLATOR**

| Się | Signals CRSTL1, CRISTL 2, (PINS 1/28) |                      |   |                |    |     |                                    |   |  |
|-----|---------------------------------------|----------------------|---|----------------|----|-----|------------------------------------|---|--|
| 1   | Operating frequency                   | <sup>f</sup> CRSTL   | 6 |                | 14 | MHz | fundamental mode, series resonance |   |  |
| 2   | Input Impedance<br>@ ~6MHz            | Z <sub>1-28</sub>    |   | -900<br>+j750  |    | Ω   |                                    | • |  |
| 3   | Input Impedance<br>@ ~13MHz           | Z <sub>1-28</sub>    |   | -450<br>+j1250 |    | Ω   |                                    | • |  |
| 4   | Serial Capacity<br>@ ~6MHz            | C <sub>S 6</sub> =C1 |   | 8.7            |    | pF  |                                    |   |  |
| 5   | Serial Capacity<br>@ ~13MHz           | C <sub>S13</sub> =C1 |   | 5.3            |    | pF  |                                    |   |  |



| Та  | ble 5-3 AC/DC Characteris                       | tics with T <sub>A</sub> : | 25 °C, V <sub>\</sub> | <sub>/CC</sub> = 4.5 . | 5.5 V (co | ontinue | d)                          |   |      |
|-----|-------------------------------------------------|----------------------------|-----------------------|------------------------|-----------|---------|-----------------------------|---|------|
|     | Parameter                                       | Symbol                     | L                     | .imit Valu             | es        | Unit    | Test Conditions/            | L | ltem |
|     |                                                 |                            | min                   | typ                    | max       |         | Notes                       |   |      |
| PL  | L                                               |                            |                       |                        |           |         |                             |   |      |
| Sig | gnal LF (PIN 15)                                |                            |                       |                        |           |         |                             |   |      |
| 1   | Tuning voltage relative to $V_{\rm S}$          | V <sub>TUNE</sub>          | 0.4                   | 1.6                    | 2.4       | V       |                             |   |      |
| РС  | POWER DOWN MODE                                 |                            |                       |                        |           |         |                             |   |      |
| Się | gnal PDWN (PIN 27)                              |                            |                       |                        |           |         |                             |   |      |
| 1   | Powerdown Mode On                               | PWDN <sub>O</sub><br>N     | 2.8                   |                        | VS        | V       |                             |   |      |
| 2   | Powerdown Mode Off                              | PWDN <sub>Off</sub>        | 0                     |                        | 0.8       | V       |                             |   |      |
| 3   | Input bias current PDWN                         | I <sub>PDWN</sub>          |                       | 19                     |           | μA      |                             |   |      |
| 4   | Start-up Time until valid IF signal is detected | т <sub>SU</sub>            |                       | <1                     |           | ms      | depends on the used crystal |   |      |
| VC  | O MULTIPLEXER                                   |                            |                       |                        |           |         |                             |   |      |
| Się | gnal FSEL (PIN 11)                              |                            |                       |                        |           |         |                             |   |      |
| 1   | f <sub>RF</sub> range 434 MHz                   | V <sub>FSEL</sub>          | 1.4                   |                        | 4         | V       | or open                     |   |      |
| 2   | f <sub>RF</sub> range 869 MHz                   | V <sub>FSEL</sub>          | 0                     |                        | 0.2       | V       |                             |   |      |
| 3   | Input bias current FSEL                         | I <sub>FSEL</sub>          |                       | 200                    |           | μA      | FSEL tied to GND            |   |      |

#### PLL DIVIDER

| Sig | Signal CSEL (PIN 16)              |                   |     |   |     |    |                  |  |  |  |
|-----|-----------------------------------|-------------------|-----|---|-----|----|------------------|--|--|--|
| 1   | f <sub>CRSTL</sub> range 6.xxMHz  | V <sub>CSEL</sub> | 1.4 |   | 4   | V  | or open          |  |  |  |
| 2   | f <sub>CRSTL</sub> range 13.xxMHz | V <sub>CSEL</sub> | 0   |   | 0.2 | V  |                  |  |  |  |
| 3   | Input bias current CSEL           | I <sub>CSEL</sub> |     | 5 |     | μA | CSEL tied to GND |  |  |  |

■ Not part of the production test - either verified by design or measured in an Infineon Evalboard as described in Section 5.2.





# 5.2 Test Circuit

The device performance parameters marked with I in Section 5.1.3 were either verified by design or measured on an Infineon evaluation board. This evaluation board can be obtained together with evaluation boards of the accompanying transmitter device TDA5100 in an evaluation kit that may be ordered on the INFINEON RKE Webpage www.infineon.com/rke



Figure 5-1 Schematic of the Evaluation Board



# 5.3 Test Board Layouts



Figure 5-2 Top Side of the Evaluation Board



Figure 5-3 Bottom Side of the Evaluation Board





Figure 5-4 Component Placement on the Evaluation Board



# 5.4 Bill of Materials

The following components are necessary for evaluation of the TDA5200 without use of a Microchip HCS515 decoder.

| Table 5-4 Bill | of Materials                                                        |                                                                                                                                                |
|----------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Ref            | Value                                                               | Specification                                                                                                                                  |
| R1             | 100kΩ                                                               | 0805, ± 5%                                                                                                                                     |
| R2             | 100kΩ                                                               | 0805, ± 5%                                                                                                                                     |
| R3             | 820kΩ                                                               | 0805, ± 5%                                                                                                                                     |
| R4             | 120kΩ                                                               | 0805, ± 5%                                                                                                                                     |
| R5             | 180kΩ                                                               | 0805, ± 5%                                                                                                                                     |
| R6             | 10kΩ                                                                | 0805, ± 5%                                                                                                                                     |
| L1             | 434 MHz: 15nH<br>869 MHz: 3.3nH                                     | Toko, PTL2012-F15N0G<br>Toko, PTL2012-F3N3C                                                                                                    |
| L2             | 434 MHz: 8.2pF<br>869 MHz: 3.9nH                                    | 0805, COG, ± 0.1pF<br>Toko, PTL2012-F3N9C                                                                                                      |
| C1             | 1pF                                                                 | 0805, COG, ± 0.1pF                                                                                                                             |
| C2             | 434 MHz: 4.7pF<br>869 MHz: 3.9pF                                    | 0805, COG, ± 0.1pF<br>0805, COG, ± 0.1pF                                                                                                       |
| C3             | 434 MHz: 6.8pF<br>869 MHz: 5.6pF                                    | 0805, COG, ± 0.1pF<br>0805, COG, ± 0.1pF                                                                                                       |
| C4             | 100pF                                                               | 0805, COG, ± 5%                                                                                                                                |
| C5             | 47nF                                                                | 1206, X7R, ± 10%                                                                                                                               |
| C6             | 434 MHz: 10nH<br>869 MHz: 3.9pF                                     | Toko, PTL2012-F10N0G<br>0805, COG, ± 0.1pF                                                                                                     |
| C7             | 100pF                                                               | 0805, COG, ± 5%                                                                                                                                |
| C8             | 434 MHz: 33pF<br>869 MHz: 22pF                                      | 0805, COG, ± 5%<br>0805, COG, ± 5%                                                                                                             |
| C9             | 100pF                                                               | 0805, COG, ± 5%                                                                                                                                |
| C10            | 10nF                                                                | 0805, X7R, ± 10%                                                                                                                               |
| C11            | 10nF                                                                | 0805, X7R, ± 10%                                                                                                                               |
| C12            | 220pF                                                               | 0805, COG, ± 5%                                                                                                                                |
| C13            | 47nF                                                                | 0805, X7R, ± 10%                                                                                                                               |
| C14            | 470pF                                                               | 0805, COG, ± 5%                                                                                                                                |
| C15            | 47nF                                                                | 0805, X7R, ± 5%                                                                                                                                |
| C16            | 15pF                                                                | 0805, COG, ± 1%                                                                                                                                |
| C17            | 8.2pF                                                               | 0805, COG, ± 1%                                                                                                                                |
| Q2             | (f <sub>RF</sub> – 10.7MHz)/32 or<br>(f <sub>RF</sub> – 10.7MHz)/64 | HC49/U, fundamental mode, CL = 12pF,<br>e.g. 434.2MHz: Jauch Q 13,23437-S11-1323-12-10/20<br>e.g. 868.4MHz: Jauch Q 13,40155-S11-1323-12-10/20 |

| Table 5-4 Bill of | Table 5-4 Bill of materials (continued) |                                       |  |  |  |  |  |  |  |
|-------------------|-----------------------------------------|---------------------------------------|--|--|--|--|--|--|--|
| Ref               | Value                                   | Specification                         |  |  |  |  |  |  |  |
| F1                | SFE10.7MA5-A or<br>SKM107M1-A20-10      | Murata<br>Toko                        |  |  |  |  |  |  |  |
| X2, X3            | 142-0701-801                            | Johnson                               |  |  |  |  |  |  |  |
| X1, X4, S1, S5    |                                         | 2-pole pin connector                  |  |  |  |  |  |  |  |
| S4                |                                         | 3-pole pin connector, or not equipped |  |  |  |  |  |  |  |
| IC1               | TDA 5200                                | Infineon                              |  |  |  |  |  |  |  |

Please note that in case of operation at 434 MHz a capacitor has to be soldered in place of L2 and an inductor in place of C6.

The following components are necessary in addition to the above mentioned ones for evaluation of the TDA5200 in conjunction with a Microchip HCS515 decoder.

| Table 5-5 Bill o | of Materials Addendum |                  |
|------------------|-----------------------|------------------|
| Ref              | Value                 | Specification    |
| R21              | 22kΩ                  | 0805, ± 5%       |
| R22              | 100kΩ                 | 0805, ± 5%       |
| R23              | <b>22</b> kΩ          | 0805, ± 5%       |
| R24              | <b>820k</b> Ω         | 0805, ± 5%       |
| R25              | 560kΩ                 | 0805, ± 5%       |
| C21              | 100nF                 | 1206, X7R, ± 10% |
| C22              | 100nF                 | 1206, X7R, ± 10% |
| IC2              | HCS515                | Microchip        |
| T1               | BC 847B               | Infineon         |
| D1               | LS T670-JL            | Infineon         |



# **List of Figures**

| Figure 2-1 | PG-TSSOP-28 package outlines                                        | 3  |
|------------|---------------------------------------------------------------------|----|
| Figure 3-1 | IC Pin Configuration                                                | 2  |
| Figure 3-2 | Main Block Diagram                                                  | 9  |
| Figure 4-1 | LNA Automatic Gain Control Circuitry                                | 2  |
| Figure 4-2 | RSSI Level and Permissive AGC Threshold Levels                      | 3  |
| Figure 4-3 | Data Filter Design                                                  | 4  |
| Figure 4-4 | Determination of Series Capacitance Value for the Quartz Oscillator | 5  |
| Figure 4-5 | Data Slicer Threshold Generation with External R-C Integrator       | 8  |
| Figure 4-6 | Data Slicer Threshold Generation Utilising the Peak Detector        | 8  |
| Figure 5-1 | Schematic of the Evaluation Board                                   | 9  |
| Figure 5-2 | Top Side of the Evaluation Board                                    | 10 |
| Figure 5-3 | Bottom Side of the Evaluation Board                                 | 10 |
| Figure 5-4 | Component Placement on the Evaluation Board                         | 11 |
|            |                                                                     |    |



# List of Tables

| Table 3-1     | Pin Definition and Function                                                  | 3  |
|---------------|------------------------------------------------------------------------------|----|
| Table 3-4     | PDWN pin operating states                                                    | 12 |
| Table 4-1     | PLL Division Ratio Dependence on States of FSEL and CSEL                     | 6  |
| Table 5-1     | Absolute Maximum Ratings, Ambient temperature T <sub>AMB</sub> =-40°C + 85°C | 2  |
| Table 5-2     | Operating Range, Ambient temperature T <sub>AMB</sub> = -40°C + 85°C         | 3  |
| Table 5-3     | AC/DC Characteristics with TA 25 °C, VVCC = 4.5 5.5 V                        | 4  |
| AC/DC Cha     | racteristics with TA 25 °C, VVCC = 4.5 5.5 V (continued) 5                   |    |
| AC/DC Cha     | racteristics with TA 25 °C, VVCC = 4.5 5.5 V (continued) 6                   |    |
| AC/DC Cha     | racteristics with TA 25 °C, VVCC = 4.5 5.5 V (continued) 7                   |    |
| AC/DC Chai    | racteristics with TA 25 °C, VVCC = 4.5 5.5 V (continued) 8                   |    |
| Table 5-4     | Bill of Materials                                                            | 12 |
| Bill of mater | ials (continued) 13                                                          |    |
| Table 5-5     | Bill of Materials Addendum                                                   | 13 |
|               |                                                                              |    |